# Week 3-1

Introduction to the Static CMOS Logic Gate

#### Static CMOS Combinational Logic Gates



- Use MOSFETs as digital switches
  - NMOS: normally-open switch
  - PMOS: normally-closed switch
  - "normally": when gate is '0'
- Static CMOS Logic Gate
  - Design PDN such that Y is connected to GND when the inputs to the logic gate results output of '0' at its output
    - No path to **GND** otherwise
  - Design PUN such that Y is connected to V<sub>DD</sub> when the inputs to the logic gate results output of '1' at its output
    - No path to **V**<sub>DD</sub> otherwise
  - No short circuit path through PDN and PUN at the same time
    - No short circuit between V<sub>DD</sub> and GND

#### Designing Static CMOS Logic Gates



- Designing any logic gate requires:
  - Drawing the circuit schematic of the logic gate (transistors) corresponding to Register-Transfer Level (RTL)
  - Determining the parameters of all elements in the circuit (transistor "sizes", V<sub>T</sub>, etc.)
  - Drawing layout (the real physical implementation of the logic gate)
  - Estimating/evaluating/analyzing relationships between design choices and metrics
    - Power analysis
      - Battery life, heat generation
    - Timing analysis (e.g. static timing analysis, STA)
      - Performance/speed
    - Layout analysis
      - Area, cost
  - Scientific method for comparing/justifying design choices
    - Make use of Figures of Merit (FoM)

#### Transistors as Electronic (Digital) Switches



- Voltage on gate terminal of transistor controls resistance between its source and drain terminals

  - Low resistance = switch is ON or CLOSED

  - High resistance = switch is OFF or OPEN

- 1. Consider the transistor as an ideal switch to design the topology of the static CMOS combinational logic gate
- 2. Take capacitances and channel resistance into consideration when determining propagation delays, current drive strength, and power dissipation
  - Tune by designing  $(W_{ch}/L_{ch})$  ratios (mainly  $W_{ch}$ ) of transistors

#### Implementing Logic using Switches



- When is  $Y = '0' (V_Y = GND)$ ?
  - Switch is CLOSED
  - $A = '1' (V_A = V_{DD})$

### Implementing Logic using Switches – Series Connection



- When is  $Y = '0' (V_Y = GND)$ ?
  - Both switches are CLOSED
  - **A** AND **B** = '1'

$$Y = '0' \leftrightarrow A \text{ AND } B = '1'$$
  
Like  $Y = \overline{A.B}$ 

- **Y** is in high impedance (or high-**Z**) state if ANY switch is open
- Otherwise, PDN passes '0' to Y

### Implementing Logic using Switches – Parallel Connection



- When is  $Y = '0' (V_Y = GND)$ ?
  - Either switch is CLOSED
  - A OR B = '1'

$$Y = '0' \leftrightarrow A \text{ OR } B = '1'$$
  
Like  $Y = \overline{A + B}$ 

- Y is in high impedance (or high-Z) state if BOTH switches are open
- Otherwise, PDN passes '0' to Y

### Implementing Logic using PMOS Transistors

When is  $Y = '1' (V_Y = V_{DD})$ ? - '1' is passed to Y

High-Z when otherwise









- **Both switches are CLOSED** 
  - $\overline{A} \cdot \overline{B} = '1'$
  - $(\overline{A + B}) = '1'$  (De Morgan)
- Same as parallel connected NMOS

- Fither switch is CLOSED
  - $\overline{A} + \overline{B} = '1'$
  - $(\overline{A.B})$  = '1' (De Morgan)
- Same as series connected NMOS

# Week 3-2

Fundamental Design Concepts of the Static CMOS Logic Gate – The Schematic or Topology

#### Observation from Logic Truth Tables

|   | NAND |           |
|---|------|-----------|
| A | В    | Output, Y |
| 0 | 0    | 1         |
| 0 | 1    | 1         |
| 1 | 0    | 1         |
| 1 | 1    | 0         |

| NOR |   |           |  |  |
|-----|---|-----------|--|--|
| A   | В | Output, Y |  |  |
| 0   | 0 | 1         |  |  |
| 0   | 1 | 0         |  |  |
| 1   | 0 | 0         |  |  |
| 1   | 1 | 0         |  |  |

- For any combination of inputs, the output, Y, must be either '0' or '1'
- Use <u>pull-down network</u>, PDN, consisting of only NMOS transistors to **pass '0' according to the truth table** 
  - High-Z state otherwise
- Use <u>pull-up network</u>, PUN, consisting of only PMOS transistors to **pass '1' according to the truth table** 
  - High-Z state otherwise
- When NMOS network pass '0', PMOS network pass high-Z: No conflict
- When PMOS network pass '1', NMOS network pass high-Z: No conflict

#### Example 1: 2-input NAND Gate

| NAND  |   |           |  |  |
|-------|---|-----------|--|--|
| A     | В | Output, Y |  |  |
| ( 0   | 0 | 1 i       |  |  |
| i 0   | 1 | 1         |  |  |
| 1. 1. | 0 | 1'        |  |  |
| 1     | 1 | 0 ;       |  |  |

Condition for when PDN passes '0':  $A \cdot B$ 

Condition for when PUN passes '1':  $\bar{A} + \bar{B}$ 



Apply De Morgan's Theorem to Boolean function of PDN:

$$\overline{A \cdot B} = (\overline{A}) + (\overline{B}) = \overline{A} + \overline{B}$$

#### **PUN** is dual network of PDN

#### Example 2: 2-input NOR Gate

| NOR        |   |           |  |
|------------|---|-----------|--|
| A          | В | Output, Y |  |
| <u>.</u> 0 | 0 | 1.;       |  |
| ( 0        | 1 | 0 1       |  |
| i 1        | 0 | 0         |  |
| · 1        | 1 | o'        |  |

Condition for when PDN passes '0': A + B

Condition for when PUN passes '1':  $\bar{A}\cdot \bar{B}$ 



Apply De Morgan's Theorem to Boolean function of PDN:

$$\overline{A+B} = (\overline{A}) \cdot (\overline{B}) = \overline{A} \cdot \overline{B}$$

#### **PUN** is dual network of PDN

### General Method to Design Topology of Static Logic Gates



- Implement PDN based on logic function:
  - $\bar{Y} = f(IN)$
- Implement the PUN (the dual of PDN)
  - $Y = f^{DUAL}(IN)$
- Connect outputs of PDN and PUN together
- Only one set of inputs:
  - Every input will be connected to one n-MOSFET and one p-MOSFET
- Only one of PDN or PUN will short circuit node Y to the corresponding power rail

#### Characteristics of Static Logic Gates



- As long as power is supplied to the logic gate, and all the inputs are at held voltages corresponding to legal logic values:
  - The output voltage will be either GND or V<sub>DD</sub>
  - The output voltage will correspond to the logic value of the Boolean function acting on the inputs to the logic gate
  - The output voltage will only be between GND and V<sub>DD</sub> during switching
- Logic is inverting
  - NAND, NOR, NOT
  - AND
    - NAND followed by NOT
  - OR
    - NOR followed by NOT
- If **N** is the number of inputs to the static CMOS logic gate, the number of transistors in the logic gate is 2**N**

# Week 3-3

An Example of Designing the Schematic of a Static CMOS Logic Gate

Example 1: 
$$Z = \overline{C \cdot (A + B) + D}$$

1. Draw the schematic of the PDN

$$\bar{Z} = C \cdot (A + B) + D$$

Subnet 1:  $C \cdot (A + B)$  is connected in parallel with Subnet 2: D

Subnet 3: C is connected in series with Subnet 4: A + B

Subnet 5: A is connected in parallel with Subnet 6: B



# Example 1: $Z = \overline{C \cdot (A + B) + D}$

2. Draw the schmeatic of the PUN

$$Z = \overline{C \cdot (A+B) + D}$$

Apply De Morgan's Theorem:

$$Z = \overline{C \cdot (A+B)} \cdot \overline{D} = \left(\overline{C} + \overline{(A+B)}\right) \cdot \overline{D} = (\overline{C} + \overline{A} \cdot \overline{B}) \cdot \overline{D}$$

Subnet 1:  $\overline{C} + \overline{A} \cdot \overline{B}$  is connected in series with Subnet 2:  $\overline{D}$ 

Subnet 3:  $\bar{C}$  is connected in parallel with Subnet 4:  $\bar{A} \cdot \bar{B}$ 

Subnet 5:  $\bar{A}$  is connected in series with Subnet 6:  $\bar{B}$ 



PUN and PDN are dual networks

- Same number of transistors
- PMOS ⇔ NMOS
- Connection of subnets:
  - Series ⇔ Parallel



# Week 3-4

Fundamental Design Concepts of the Static CMOS Logic Gate – Transistor Sizing

#### Designing Static CMOS Logic Gates



- Designing any logic gate requires:
  - Drawing the circuit schematic of the logic gate (transistors) corresponding to Register-Transfer Level (RTL)
  - Determining the parameters of all elements in the circuit (transistor "sizes", V<sub>T</sub>, etc.)
  - Drawing layout (the real physical implementation of the logic gate)
  - Estimating/evaluating/analyzing relationships between design choices and metrics
    - Power analysis
      - Battery life, heat generation
    - Timing analysis (e.g. static timing analysis, STA)
      - Performance/speed
    - Layout analysis
      - Area, cost

Difference between RTL and schematic:

RTL provides a functional and logical description (like a C program) Schematic is a physical implementation that can be manufactured

#### General Method to Size Transistors of Static Logic Gates



#### Assigning Size to Transistor



- The most common approach:
  - Match  $R_{EQ}$  of the short-circuit path to a reference  $R_{RFF}$ 
    - Typical reference circuit: smallest static CMOS inverter
    - For a transistor:
      - $R_{\rm ON} \propto 1/I_{\rm ON}$
      - $I_{ON} \propto (W/L)$
      - $R_{\rm ON} \propto 1/(W/L)$
  - Reference circuit provides a benchmark for the <u>drive strength</u> and <u>delay</u> of a logic gate
    - This method assigns sizes to transistors in the circuit so that the logic gate will have the <u>same drive</u> <u>strength and delay</u> as the benchmark circuit
  - Simplifies static timing analysis

## Example 1: $Z = \overline{A \cdot B}$



- Identify all possible short-circuit paths between output and GND through PDN and sort in descending order of number of n-MOSFETs
   MN1-MN2
- 2. Assign sizes to n-MOSFETs such that  $R_{EQ}$  of all paths are the same as that for an n-MOSFET having (W/L) = (W/L)<sub>REF,N</sub>, starting from the longest path
  - Let resistance of n-MOSFET having (W/L) = (W/L)<sub>REF,N</sub> = x be R<sub>N</sub>
  - If both n-MOSFETs along MN1-MN2 has (W/L) = x, then each n-MOSFET has resistance of  $R_N$ , and the total resistance along the path is  $R_N + R_N = 2R_N$
  - If we assign MN1 and MN2 with (W/L) = 2 x, the total resistance along the path is 0.5  $R_N$  + 0.5  $R_N$  =  $R_N$
  - Thus, MN1 and MN2 should be assigned (W/L) = 2 x
  - A rule of thumb: when sizing transistors in a path, assign same size to transistors that have not been assigned a size yet

## Example 1: $Z = \overline{A \cdot B}$



- 3. Identify all possible short-circuit paths between output and  $V_{\rm DD}$  through PUN and sort in descending order of number of p-MOSFETs
  - MP1
  - MP2
- 4. Assign sizes to p-MOSFETs such that  $R_{EQ}$  of all paths are the same as that for an p-MOSFET having (W/L) = (W/L)<sub>REF,P</sub>, starting from the longest path
  - Let resistance of p-MOSFET having (W/L) = (W/L)<sub>REF,P</sub> = y be R<sub>P</sub>
  - If MP1 have (W/L) = y, then the total resistance along the path is  $R_p$ , which is the same as the reference
  - Thus, MP1 should be assigned (W/L) = y
  - A rule of thumb: transistors in a path that has only one transistor should have the same size as the reference

### Example 2: $Z = \overline{A + B + C}$

- 1. Identify all possible short-circuit paths between output and GND through PDN and sort in descending order of number of n-MOSFETs
  - MN1
  - MN2
  - MN3
- 2. Assign sizes to n-MOSFETs such that  $R_{EQ}$  of all paths are the same as that for an n-MOSFET having (W/L) = (W/L)<sub>REF,N</sub>, starting from the longest path
  - Let resistance of n-MOSFET having (W/L) = (W/L)<sub>REF,N</sub> = x be R<sub>N</sub>
  - Transistors in a path that has only one transistor should have the same size as the reference
  - Thus, MP1 should be assigned (W/L) = x



## Example 2: $Z = A + \overline{B} + \overline{C}$

- 3. Identify all possible short-circuit paths between output and  $V_{\rm pp}$ through PUN and sort in descending order of number of p-MOSFETs MP1-MP2-MP3 4. Assign sizes to p-MOSFETs such that  $R_{EQ}$  of all paths are the same
- as that for an p-MOSFET having  $(W/L) = (W/L)_{REF,P}$ , starting from the longest path
  - Let resistance of p-MOSFET having  $(W/L) = (W/L)_{REF,P} = y$  be  $R_P$
  - When sizing transistors in a path, assign same size to transistors that have not been assigned a size yet
  - Stack of **N** transistors with size **y** has  $R_{EQ} = N R_{P}$
  - Size all transistors in stack to have (W/L) = N y

  - - $R_p/3 + R_p/3 + R_p/3 = R_p$  (same as reference  $\checkmark$ )



# Week 3-5

An Example of Assigning Transistor Sizes for a Static CMOS Logic Gate

# Example 1: $Z = \overline{C \cdot (A + B) + D}$

- $V_{\mathsf{DD}}$ MP1 MN3<sub>2 x</sub>
- Identify all possible short-circuit paths between output and GND through PDN and sort in descending order of number of n-MOSFETs
  - MN2-MN4
  - MN2-MN3
  - MN1
  - 2. Assign sizes to n-MOSFETs such that  $R_{EQ}$  of all paths are the same as that for an n-MOSFET having (W/L) = (W/L)<sub>REF,N</sub>, starting from the longest path
    - Let resistance of n-MOSFET having (W/L) = (W/L)<sub>REF.N</sub> = x be R<sub>N</sub>
    - If both n-MOSFETs along MN2-MN4 has (W/L) = x, then each n-MOSFET has resistance of  $R_N$ , and the total resistance along the path is  $R_N + R_N = 2R_N$
    - If we assign MN2 and MN4 with (W/L) = 2 x, the total resistance along the path is 0.5  $R_N$  + 0.5  $R_N$  =  $R_N$
    - Thus, MN2 and MN4 should be assigned (W/L) = 2 x
    - In MN2-MN3, only MN3 does not have a size
      - Need resistance of MN3 to be  $R_N$  0.5  $R_N$  = 0.5  $R_N$
      - Hence, MN3 should be assigned (W/L) = 2 x
    - In all paths having a single transistor, assign (W/L) = x
      - Hence, MN1 should be assigned (W/L) = x

# Example 1: $Z = \overline{C \cdot (A + B) + D}$

- $V_{\mathsf{DD}}$ MP1 MN3<sub>2</sub>
- 3. Identify all possible short-circuit paths between output and  $V_{\rm DD}$  through PUN and sort in descending order of number of p-MOSFETs
  - MP1-MP4-MP3
  - MP1-MP2
  - 4. Assign sizes to p-MOSFETs such that  $R_{EQ}$  of all paths are the same as that for an p-MOSFET having (W/L) = (W/L)<sub>REF,P</sub>, starting from the longest path
    - Let resistance of p-MOSFET having (W/L) = (W/L)<sub>REF.P</sub> = y be R<sub>P</sub>
    - If all p-MOSFETs along MP1-MP4-MP3 have (W/L) = y, then each p-MOSFET has resistance of  $R_p$ , and the total resistance along the path is  $R_p + R_p + R_p = 3R_p$
    - If we assign MP1, MP3 and MP4 with (W/L) = 3 y, the total resistance along the path is  $R_P/3 + R_P/3 + R_P/3 = R_P$
    - Thus, MP1, MP3 and MP4 should be assigned (W/L) = 3 y
    - In MP1-MP2, only MP2 does not have a size
      - Need resistance of MP2 to be  $R_P R_P/3 = 2 R_P/3$
      - Hence, MP2 should be assigned (W/L) = (3/2) y = 1.5 y

# Week 3-6

The Elmore Delay Model for Propagation Delays of Static CMOS Logic Gates

#### Transient Response in Digital Circuits



### Transient Response in Digital Circuits





### Delay Estimation for Higher Order RC Circuits

- Equivalent circuits can be more complicated than 1st order RC circuit



Need to solve ALL equations simultaneously!

#### The Elmore Delay Model

- Approximate total delay using smaller delays



$$au_1 = 0.69R_1C_1$$
  $au_3 = 0.69(R_1 + R_2 + R_3)C_3$   $au_2 = 0.69(R_1 + R_2)C_2$   $au_4 = 0.69(R_1 + R_2 + R_3 + R_4)C_4$   $au_{4.actual} \approx au_1 + au_2 + au_3 + au_4$ 

$$\tau_{4,actual} \approx 0.69[R_1(C_1 + C_2 + C_3 + C_4) + R_2(C_2 + C_3 + C_4) + R_3(C_3 + C_4) + R_4C_4]$$

#### The Elmore Delay Model

- Approximate total delay using smaller delays



$$\tau_{M,actual} \approx 0.69 \sum_{i=1}^{M} R_i \left( \sum_{j=i}^{M} C_j \right)$$

#### Propagation Delay with Intrinsic/Internal Capacitances





#### Propagation Delay with Intrinsic/Internal Capacitances





# Week 3-7

Fan-in and Fan-out

#### Fan-in and Fan-out



- Broadly speaking:
  - Fan-in: number of inputs to the logic gate
  - Fan-out: number of gates the output is connected to



- How do fan-in and fan-out affect the key metrics of logic gates?
  - Fan-out: affects C<sub>L</sub> and thus, affects delay and active power dissipation
  - Fan-in: affects number of transistors in the logic gate, which determines internal parasitic capacitances

#### Case Study: 4-input NAND Gate



- Compare the delay for when *ABCD* changes to 1111 from:
  - i. 1110
  - ii. 0111
- Initial conditions:
  - i.  $C_1$ ,  $C_2$ ,  $C_3$ , and  $C_L + C_4$  charged to  $V_{DD}$
  - ii.  $C_L$  charged to  $V_{DD}$  whereas  $C_1$ ,  $C_2$ ,  $C_3$ , charged to GND
- Final conditions:
  - $C_1$ ,  $C_2$ ,  $C_3$ , and  $C_L$  all discharged to GND in both cases
- Signal delays based on Elmore delay model:

#### Case Study: 4-input NAND Gate



- Compare the delay for when ABCD changes to 1111 from:
  - i. 1110
  - ii. 0111
- Initial conditions:
  - i.  $C_1$ ,  $C_2$ ,  $C_3$ , and  $C_L + C_4$  charged to  $V_{DD}$
  - *ii.*  $C_L$  charged to  $V_{DD}$  whereas  $C_1$ ,  $C_2$ ,  $C_3$ , charged to GND
- Final conditions:
  - $C_1$ ,  $C_2$ ,  $C_3$ , and  $C_L$  all discharged to GND in both cases
- Signal delays based on Elmore delay model:
  - i.  $R_{M1}C_1+C_2(R_{M1}+R_{M2})+C_3(R_{M1}+R_{M2}+R_{M3})$ + $(C_1+C_4)(R_{M1}+R_{M2}+R_{M3}+R_{M4})$

#### Case Study: 4-input NAND Gate



- Compare the delay for when *ABCD* changes to 1111 from:
  - i. 1110
  - ii. 0111
- Initial conditions:
  - i.  $C_1$ ,  $C_2$ ,  $C_3$ , and  $C_L + C_4$  charged to  $V_{DD}$
  - *ii.*  $C_L$  charged to  $V_{DD}$  whereas  $C_1$ ,  $C_2$ ,  $C_3$ , charged to GND
- Final conditions:
  - $C_1$ ,  $C_2$ ,  $C_3$ , and  $C_L$  all discharged to GND in both cases
- Signal delays based on Elmore delay model:
  - i.  $R_{M1}C_1+C_2(R_{M1}+R_{M2})+C_3(R_{M1}+R_{M2}+R_{M3})$  $+(C_L+C_4)(R_{M1}+R_{M2}+R_{M3}+R_{M4})$
  - ii.  $(C_1 + C_4)(R_{M1} + R_{M2} + R_{M3} + R_{M4})$

#### Generalization: N-input NAND Gate



#### NAND gate:

- Intrinsic capacitance increase linearly with the fan-in
- Series connection of the transistor causes slowdown (t<sub>pHI</sub>)
- Gates with a fan-in greater than 4 should be avoided.

If  $R_{Mj}$  are the same and all  $C_j$  are the same,

$$\tau_{d,worst} = 0.69 \left[ NRC_L + RC \sum_{i=1}^{N} i \right] = 0.69R \left[ C \left( \frac{N(N+1)}{2} \right) + NC_L \right]$$

#### Design Techniques for Large Fan-in

- Transistor sizing
  - Only effective when fan-out dominates the delay

$$\tau_{d,worst} = 0.69R \left[ C \left( \frac{N(N+1)}{2} \right) + NC_L \right] \approx 0.69NRC_L$$

Sizing to reduce R and delay

- Progressive transistor sizing
  - M1 > M2 > M3 > ... > MN (distributed delay line)
  - Easy to do in schematic but may be difficult in layout due to design rules
- Input reordering
- Logic restructuring

#### Input Reordering



- Compare the delay for when *ABCD* changes to 1111 from:
  - i. 1110
  - ii. 0111
- Initial conditions:
  - i.  $C_1$ ,  $C_2$ ,  $C_3$ , and  $C_L$  all charged to  $V_{DD}$
  - *ii.*  $C_L$  all charged to  $V_{DD}$  whereas  $C_1$ ,  $C_2$ ,  $C_3$ , charged to GND
- Final conditions:
  - $C_1$ ,  $C_2$ ,  $C_3$ , and  $C_L$  all discharged to GND in both cases
- Signal delays based on Elmore delay model:
  - i.  $R_{M1}C_1+C_2(R_{M1}+R_{M2})+C_3(R_{M1}+R_{M2}+R_{M3})$  $+(C_L+C_4)(R_{M1}+R_{M2}+R_{M3}+R_{M4})$
  - ii.  $(C_L + C_4)(R_{M1} + R_{M2} + R_{M3} + R_{M4})$

## Logic Restructuring



Similar to buffer insertion

# Week 3-8

Pass Transistor (Pass Gate) and Transmission Gate Logic

#### NMOS Transistor as an Electronic (Digital) Switch

What about cascading logic gates? (Output of a logic gate is connected to input of another logic gate)

- Model for input impedance  $(Z_{IN})$
- Model for output impedance  $(Z_{\text{OUT}})$



- Voltage on gate terminal of transistor controls resistance between its source and drain terminals
  - Low resistance = switch is ON or CLOSED
  - High resistance = switch is OFF or OPEN

#### NMOS Transistor as an Electronic (Digital) Switch



NMOS transistor is called a

pass transistor or pass gate

What if  $\mathbf{A}$  is at **GND** ('0')?

The NMOS switch is open and Y is in the high-Z state

## The Pass Transistor Multiplexers



- What is the logic function of **F**?

- A = 0: F = Y

- A = 1: F = X

 $F = AX + \overline{A}Y$  (Multiplexer)

#### Example 1: The Pass Transistor Inverter Gate



- What is the logic function of **F** if we fix **Y** = 1 and **X** = 0?

$$F = AX + \overline{A}Y \\ = \overline{A}$$

## Example 2: The Pass Transistor AND Logic Gate



What is the logic function of F if we fix Y = 0?

$$F = AX + \overline{A}Y$$
$$= AX$$

#### Example 3: The Pass Transistor OR Logic Gate



- What is the logic function of **F** if we fix **X** = 1?

$$F = A + \overline{A}Y$$
$$= A + Y$$

## Example 4: The Pass Transistor XOR Logic Gate



- What is the logic function of  $\mathbf{F}$  if we fix  $\mathbf{X} = \overline{\mathbf{Y}}$ ?

$$F = AX + \overline{A}Y$$
$$= A\overline{Y} + \overline{A}Y$$
$$= A \oplus Y$$

#### Pass Gate Logic using Multiplexers



$$F = AX + \overline{A}Y$$
 (Multiplexer)

Advantages of pass gate logic:

- Able to implement non-inverting logic
  - AND/OR vs. NAND/NOR
- Possible to implement logic using few transistors (save area)

Pass gate logic sounds great! Are there any problems?

May need to generate complementary signals

#### Design Issues in Pass Gate Logic



Consider that initially,  $\mathbf{A} = \mathbf{Y} = \mathbf{F} = \mathbf{0}^{\prime}$ 

Switch signal A to '1'

Current flows from  $V_{\mathrm{DD}}$  to charge  $V_{\mathrm{F}}$  to  $V_{\mathrm{DD}}$ 

The source of the NMOS pass gate is at  $\mathbf{F}$  (drain is at  $\mathbf{V}_{DD}$ ) so  $\mathbf{V}_{GS} = \mathbf{V}_{DS} = \mathbf{V}_{DD}$  immediately after  $\mathbf{A}$  become '1'

 $V_F = V_S$  keeps increasing until  $I_D = 0$ :

Two possible conditions for  $I_D = 0$ :  $V_{GS} = V_{TN}$  or  $V_{DS} = 0$  V

There is a  $V_{TN}$  drop when trying to pass '1' (weak '1') No problem with passing '0' (strong '0')

#### Cascading Pass Transistor Logic Gates - I



 What are the voltages on the gates of the pass transistors? (Assume all node voltages were initially at GND)

Highest voltage passed is voltage on gate minus  $V_{TN}$ .

Too much voltage loss may lead to loss of functionality!

#### Cascading Pass Transistor Logic Gates - II



What is the signal delay for  $Y_3$ ?

(Assume all intermediate node voltages were initially at **VDD** and all pass transistors have same  $R_{ON}$ )

$$\tau = 0.69R_{ON} \left( \frac{N(N-1)}{2} \right) C_0 \propto N^2$$

N: number of series connected pass transistors

$$R_{ON} \propto 1/I_D$$
  
 $I_D \propto W/L$   
 $R_{ON} \propto L/W$ 

#### PMOS Transistor as an Electronic (Digital) Switch



Since the PMOS transistor can also behave as a digital switch like the NMOS transistor, we can also use it as a pass gate

Not often done because of size and the problem we will discuss next

#### PMOS Transistor as an Electronic (Analog) Switch - II



- Assume initially  $V_Y = V_{DD}$
- If **X** is switched to **GND**, current flows from Y to X to discharge  $V_{Y}$  to **GND**
- Current flows from source to drain in PMOS transistor
  - **Y** is source of p-MOSFET
- $I_{\rm D}$  will flow until  $V_{\rm GS} = V_{\rm TP}$  and  $V_{\rm Y}$ can only discharge to  $-V_{TP}$

There is a  $V_{TP}$  drop when trying to pass '0' (weak '0') No problem with passing '1' (strong '1')

NMOS: Strong '0' but weak '1' Connect both in parallel to form a switch

#### The Transmission Gate



- A transmission gate is formed using a p-MOSFET and an n-MOSFET connected as shown
  - The gates are connected to complementary signals so that both of them are either ON or OFF at the same time
  - The source terminal of the n-MOSFET is connected to the drain terminal of the p-MOSFET
  - The drain terminal of the n-MOSFET is connected to the source terminal of the p-MOSFET
- The n-MOSFET helps to pass strong '0'
- The p-MOSFET helps to pass strong '1'

Need complementary signals AND twice the number of MOSFETs to pass strong '0' and strong '1'!

Does not solve problem of delays in long chains of transmission gates!

#### Level Restoring Transistor



- Level Restoring Transistors
- 1) Need extra inverter
- 2) Need to design W/L of pass transistor and level restoring transistor carefully
  - Voltage input to inverter depends on relative values of  $R_{ON,N}$  and  $R_{ON,P}$  (designed so that inverter will turn keeper OFF)